DocumentCode :
2604269
Title :
Screening of Metallization Step Coverage on Integrated Circuits
Author :
Crosthwait, D.L., Jr. ; Ghate, P.B. ; Smith, D.M.
Author_Institution :
Texas Inistruments Incorporated, P.O. Box 5012, Mail Station 72, Dallas, Texas 75222
fYear :
1973
fDate :
26755
Firstpage :
254
Lastpage :
260
Abstract :
Scanning electron microscopy is widely used to screen step coverage of interconnects on planar semiconductor devices. Utilization of this method has produced many sampling plans. This paper presents the results of a SEM examination of regional and slice-to-slice variances of oxide step contours and metal coverage. High-current pulse testing of aluminum stripes crossing oxide steps was also investigated as an electrical alternative to a SEM screen. The results of this study indicate that when slice-to-slice variances in oxide contour can occur, the quality of metallization must be judged on a slice basis and a SEM examination of each type step in a relatively small region adequately characterizes the slice.
Keywords :
Chemical elements; Circuit testing; Delay lines; Integrated circuit interconnections; Integrated circuit metallization; Pulse generation; Pulsed power supplies; Scanning electron microscopy; Semiconductor devices; Space vector pulse width modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1973. 11th Annual
Conference_Location :
Las Vegas, NV, USA
ISSN :
0735-0791
Type :
conf
DOI :
10.1109/IRPS.1973.362604
Filename :
4207979
Link To Document :
بازگشت