DocumentCode :
2604812
Title :
A 2.5-V 10-bit 40-MS/S double sampling pipeline A/D converter
Author :
Tamtrakarn, A. ; Wongkomet, Naiyavudhi
Author_Institution :
Dept. of Electr. Eng., Chulalongkorn Univ., Bangkok, Thailand
Volume :
2
fYear :
2002
fDate :
2002
Firstpage :
419
Abstract :
This paper presents a 10-bit pipeline ADC using double sampling technique to achieve a conversion rate of 40 MS/s at 2.5-V supply. The opamps are two-stage with folded-cascode as the first stage and feature techniques such as common-mode stabilized active load, cross-coupled cascode connection, and close-loop poles placement. MOS switches are driven by bootstrapping circuits that do not subject the devices to large, terminal voltages. The circuit layout is being completed and the chip will be fabricated in a 0.5-μm CMOS technology. Simulation results have been checked for all process corners and including the effect of 3σ capacitor mismatch, comparator offset, 10% variation in poly-poly capacitor size and temperature varying from 0°C to 70°C. The results show that the converter has differential nonlinearity (DNL) of less than 0.4LSB and achieves 59.1 dB SNDR for 19.9 MHz sinusoidal inputs. Power consumption is estimated at 30.5 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; bootstrap circuits; circuit simulation; field effect transistor switches; integrated circuit layout; integrated circuit modelling; operational amplifiers; pipeline processing; signal sampling; thermal stresses; 0 to 70 C; 0.5 micron; 10 bit; 19.9 MHz; 2.5 V; 30.5 mW; CMOS technology; DNL; SNDR; bootstrapping circuit driven MOS switches; capacitor mismatch; circuit layout; circuit simulation; close-loop poles placement; common-mode stabilized active load; comparator offset; conversion rate; cross-coupled cascode connection; differential nonlinearity; double sampling pipeline A/D converter; double sampling technique; folded-cascode first stage; pipeline ADC; poly-poly capacitor size variation; power consumption; sinusoidal inputs; temperature variation; two-stage opamps; CMOS technology; Circuit simulation; MOS capacitors; Pipelines; Sampling methods; State feedback; Switches; Switching circuits; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
Type :
conf
DOI :
10.1109/APCCAS.2002.1115285
Filename :
1115285
Link To Document :
بازگشت