DocumentCode :
2606215
Title :
VLSI design of the shuffle-exchange network for 2D fast transforms
Author :
Wen, Kuei-Ann ; Cheng, Po-Wen ; Lin, Ru-Yeong
Author_Institution :
Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
1993
fDate :
3-6 May 1993
Firstpage :
754
Abstract :
A pipelined shuffle-exchange network is proposed as a generalized 2D orthogonal transform with flexible transform lengths. The 16 × 16 points 2D discrete cosine transform (DCT) processor is chosen as the target design for its applicability in video processing. It is constructed in a modulized radix-4 pipelined structure and is implemented with high data rate and low hardware cost. According to the circuit simulations with 1.2-μm standard cell technology, the processing throughput of this DCT circuit can be 40 MHz. Extensibility for various indices and transform lengths are discussed. A number of orthogonal transform algorithms are implemented in the shuffle-exchange network with the same throughput rate
Keywords :
VLSI; digital signal processing chips; discrete cosine transforms; hypercube networks; pipeline processing; video signal processing; 2D fast transforms; DCT circuit; circuit simulations; data rate; flexible transform lengths; hardware cost; modulized radix-4 pipelined structure; orthogonal transform; shuffle-exchange network; standard cell technology; throughput rate; transform lengths; video processing; Arithmetic; Circuit simulation; Costs; Delay; Discrete cosine transforms; Hardware; Pipelines; Throughput; Transform coding; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
Type :
conf
DOI :
10.1109/ISCAS.1993.393831
Filename :
393831
Link To Document :
بازگشت