DocumentCode :
2606841
Title :
Hardware implementation of a memory allocator
Author :
Jasrotia, Khushwinder ; Zhu, Jianwen
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
fYear :
2002
fDate :
2002
Firstpage :
355
Lastpage :
358
Abstract :
It is generally felt that the complexity of system-on-chip (SOC) can only be addressed by intellectual-property (IP) based design. While IPs such as processor cores, memories, and bus controllers are being offered by many vendors, IP cores for dynamic memory management, an important task for any complex application, have been close to non-existent. This paper describes the implementation of a buddy system based soft IP core after a review of common memory allocation algorithms. The study also investigates the impact of different IP configuration and different synthesis strategies on the synthesis quality.
Keywords :
industrial property; storage management chips; system-on-chip; buddy system; dynamic memory management; intellectual-property configuration; intellectual-property core; memory allocator; system-on-chip; Application software; Codecs; Control system synthesis; Control systems; Engines; Hardware; Intellectual property; Memory management; Microprocessors; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2002. Proceedings. Euromicro Symposium on
Print_ISBN :
0-7695-1790-0
Type :
conf
DOI :
10.1109/DSD.2002.1115391
Filename :
1115391
Link To Document :
بازگشت