Title :
Predicting harmonic distortion in switched-current memory circuits
Author :
Crawley, P.J. ; Roberts, G.W.
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
Abstract :
The major source of distortion in switched current (SI) is identified. It is demonstrated that the distortion in SI circuits is the result of variation in the settling behavior of the current memory cell from one sampling instant to the next. To aid designers of SI circuits, a bound on the total harmonic distortion (THD) is derived in terms of the maximum and minimum settling errors in a current memory cell for a given input signal level. Several examples demonstrate the simplicity of using the formula for the THD bound. The bound in each example is checked against the THD computed from a HSPICE simulation, and by comparing it directly against experimentally observed results. In each case, the actual THD measure is within the proposed bound
Keywords :
SPICE; analogue processing circuits; analogue storage; circuit analysis computing; errors; harmonic distortion; switched current circuits; HSPICE simulation; SI circuits; THD bound; current memory cell; settling behavior; settling errors; switched-current memory circuits; total harmonic distortion; CMOS process; Circuit simulation; Circuit synthesis; Clocks; Costs; Digital circuits; Harmonic distortion; Switches; Switching circuits; Total harmonic distortion;
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
DOI :
10.1109/ISCAS.1993.393954