DocumentCode :
2608700
Title :
Compact hardware architecture for first one detector using priority-based uniform partition
Author :
Kim, Mooseop ; Han, Jong Wook
Author_Institution :
Cyber Security-Convergence Res. Lab., ETRI, Daejeon, South Korea
fYear :
2012
fDate :
15-17 Oct. 2012
Firstpage :
179
Lastpage :
180
Abstract :
This paper presents an optimized architecture for a first-one detector (FOD) using a uniform partition decoding scheme based on the statistical distribution of the input code words. The proposed architecture uses a conventional method to optimize the Boolean expression of the input code words. Experimental results show that the proposed approach covers only 58 gates in a 0.25 m CMOS technology. Based on the result of our design, we can achieve a remarkable reduction of a hardware cost, which consumes less than 10% of the size of the implementation of previous works.
Keywords :
VLSI; decoding; logic gates; statistical distributions; variable length codes; video coding; Boolean expression optimisation; CMOS technology; H.264/AVC; VLSI architecture; compact hardware architecture; first one detector; hardware cost reduction; optimized architecture; priority-based uniform partition; size 0.25 mum; statistical distribution; uniform partition decoding scheme; variable length coding; Decoding; Detectors; Encoding; Hardware; Logic gates; Optimization; Video coding; VLSI architecture; Variable length coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ICT Convergence (ICTC), 2012 International Conference on
Conference_Location :
Jeju Island
Print_ISBN :
978-1-4673-4829-4
Electronic_ISBN :
978-1-4673-4827-0
Type :
conf
DOI :
10.1109/ICTC.2012.6386811
Filename :
6386811
Link To Document :
بازگشت