DocumentCode :
260926
Title :
Memory data reorganization for performance improvement of HEVC DCT
Author :
Hyunwoo Kim ; Song Hyun Jo ; Farhan Hussain ; Yong Ho Song
Author_Institution :
Hanyang Univ., Seoul, South Korea
fYear :
2014
fDate :
15-18 Jan. 2014
Firstpage :
1
Lastpage :
2
Abstract :
DCT is the main performance bottleneck of the HEVC because it has a lot of repeated operations. Performance of the DCT can be improved by executing these repeated operations in parallel. However, memory operations to access the required data limit performance improvements of the parallelization. In this paper, we parallelize the DCT by using the ASIP developed in our previous work and propose an efficient memory data reorganization scheme to achieve further performance improvements of DCT parallelization.
Keywords :
discrete cosine transforms; storage management; video coding; ASIP; DCT parallelization; HEVC performance improvement; discrete cosine transform; memory data reorganization scheme; video codec; Data models; Discrete cosine transforms; Educational institutions; Encoding; Interpolation; Memory management; Video codecs; ASIP; DCT; HEVC; Memory reorganization; Parallelization; Partial butterfly;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Information and Communications (ICEIC), 2014 International Conference on
Conference_Location :
Kota Kinabalu
Type :
conf
DOI :
10.1109/ELINFOCOM.2014.6914388
Filename :
6914388
Link To Document :
بازگشت