DocumentCode :
2609537
Title :
Validation of Turandot, a fast processor model for microarchitecture exploration
Author :
Moudgill, Mayan ; Bose, Pradip ; Moreno, Jaime H.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1999
fDate :
10-12 Feb 1999
Firstpage :
451
Lastpage :
457
Abstract :
We describe the results in validating the performance projections from a parameterized trace-driven simulation model of a speculative out-of-order superscalar processor which has been developed with the objective of acting as a microarchitecture exploration tool. Because of its objective, the model-called Turandot-has been designed to deliver much higher simulation speed than what is achieved from detailed (RTL) processor models. We summarize the validation methodology used, and present experimental data gathered in the calibration of one processor organization modeled with Turandot against a detailed reference model. The results indicate that, on the average for SPECint95 sampled traces, Turandot is within 5% of the results reported by the reference model while exhibiting a speed-up factor of about 70
Keywords :
discrete event simulation; parallel processing; performance evaluation; SPECint95 sampled traces; Turandot; fast processor model; microarchitecture exploration; parameterized trace-driven simulation model; simulation speed; speculative out-of-order superscalar processor; validation methodology; Calibration; Formal verification; Microarchitecture; Out of order; Pipelines; Robustness; Space exploration; Time measurement; Timing; Velocity measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Performance, Computing and Communications Conference, 1999 IEEE International
Conference_Location :
Scottsdale, AZ
ISSN :
1097-2641
Print_ISBN :
0-7803-5258-0
Type :
conf
DOI :
10.1109/PCCC.1999.749471
Filename :
749471
Link To Document :
بازگشت