Title :
An accurate delay model for BiCMOS gates and off-chip drivers
Author :
Embabi, S.H.K. ; Damodaran, R. ; Bhagwan, R. ; Ross, Don E.
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Abstract :
A delay model for BiCMOS inverters and drivers is reported. This model combines two important features. First, it is valid for a wide range of load capacitances, i.e., from sub-picofarads to tens of picofarads. The model accounts for most of the important device phenomena especially the dependence of the current gain and the forward transit time of the bipolar junction transistors (BJTs) on the collector current level. The second feature is that the model yields accurate closed form expressions for the 50% fall and rise times. The error between the analytical model and simulation program with IC emphasis (SPICE) is for most cases within 10%. The proposed closed form delay expression can be used reliably for device and circuit design applications
Keywords :
BiCMOS digital integrated circuits; BiCMOS logic circuits; SPICE; combinational circuits; delays; integrated circuit design; integrated circuit modelling; logic CAD; logic gates; BiCMOS gates; SPICE; bipolar junction transistors; circuit design applications; closed form expressions; collector current level; current gain; delay model; fall times; forward transit time; inverters; load capacitances; off-chip drivers; rise times; BiCMOS integrated circuits; CMOS logic circuits; Capacitance; Circuits and systems; Delay; Differential equations; Inverters; Logic arrays; Semiconductor device modeling; Voltage;
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
DOI :
10.1109/ISCAS.1993.394029