DocumentCode :
2609967
Title :
Power Optimization Opportunities for a Reconfigurable Arithmetic Component in the Deep Submicron Domain
Author :
Bekiaris, Dimitris ; Economakos, George
Author_Institution :
Microprocessors & Digital Syst. Lab., Nat. Tech. Univ. of Athens, Athens, Greece
fYear :
2012
fDate :
5-8 Sept. 2012
Firstpage :
90
Lastpage :
97
Abstract :
In the era of deep submicron integration, digital design complexity is increasing with rates that are hard to follow. On one hand, market demand for newer, faster and reliable applications never stops. On the other hand, fabrication technology can not cover this demand with frequency increase and dimension shrinking only, as it has been done in the past. New architectural level innovations are needed, like reconfigurable computing. Reconfigurable computing takes advantage of idle components or shared functionality between different algorithms, to maximize utilization and improve performance, based on efficient circuit switching interconnections. However, dense and switching interconnections bring power dissipation problems, which are more clear in the deep submicron domain. This paper, presents opportunities for both dynamic and static power reduction for a reconfigurable arithmetic component, which can be used as an IP in RTL and above RTL synthesis methodologies (ESL, HLS, IP based). Both bitwidth and technology scaling is explored, showing that the overall proposed architecture offers clear advantages as device dimensions shrink.
Keywords :
circuit complexity; digital arithmetic; high level synthesis; multiplying circuits; power aware computing; reconfigurable architectures; IP-based RTL synthesis methodology; architectural level innovations; circuit switching interconnections; deep submicron integration; digital design complexity; dynamic power reduction; high-level synthesis; performance improvement; power dissipation problems; power optimization; reconfigurable arithmetic component; reconfigurable computing; reconfigurable multiplier; static power reduction; Adders; Computer architecture; Hardware; Microprocessors; Multiplexing; Optimization; Timing; deep submicron domain; design methodologies; high-level synthesis; reconfigurable computing; reconfigurable multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
Type :
conf
DOI :
10.1109/DSD.2012.105
Filename :
6386875
Link To Document :
بازگشت