Title :
Design of fine grain VLSI array processor for real-time 2D digital filtering
Author :
Iwata, Yasushi ; Kawamata, Masayuki ; Higuchi, Tatsuro
Author_Institution :
Dept. of Electron. Eng., Tohoku Univ., Aramaki, Sendai, Japan
Abstract :
Fine grain VLSI array processors for real-time 2-D state-space digital filters are designed and evaluated. The architecture of the VLSI array processors is a linear systolic array, of which processing elements (PEs) are simple and homogeneous 1-D state-space digital filters. The number of PEs is equal to the number of rows of the processing images. A hierarchical behavioral description language and a synthesizer are utilized for the design and evaluation of the VLSI array processors. One VLSI chip is composed of 129 k gates and is integrated into one 14.70 × 14.98 mm2 VLSI chip using 1-μm CMOS technology. Eight PEs can be integrated into one VLSI chip. The fine grain VLSI chips at 25 MHz clock can process a 1,024 × 1,024 image in 1.47 msec, and can be applied to real-time video signal processing
Keywords :
CMOS digital integrated circuits; VLSI; hardware description languages; real-time systems; systolic arrays; two-dimensional digital filters; video signal processing; 1 micron; 1.47 ms; 25 MHz; CMOS technology; fine grain VLSI array processor; hierarchical behavioral description language; linear systolic array; real-time 2D digital filtering; state-space digital filters; video signal processing; CMOS technology; Computer architecture; Concurrent computing; Design engineering; Digital filters; Equations; Filtering; Parallel processing; Systolic arrays; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
DOI :
10.1109/ISCAS.1993.394034