DocumentCode :
2610493
Title :
Common processor element packaging for CHAMP
Author :
Box, Brian ; Nieznanski, John
Author_Institution :
Lockheed Sanders Avionics, Nashua, NH, USA
fYear :
1995
fDate :
19-21 Apr 1995
Firstpage :
39
Lastpage :
44
Abstract :
A generic approach for packaging advanced, application specific processors as well as future processing elements into a common JEDEC MCM (multi chip module) footprint is presented and demonstrated. Usage of a common I/O scheme at the MCM level eases future device upgrades, maximizes module reuse and minimizes redesign. An 11 chip, Xilinx XC4025 FPGA (field programmable gate array) based MCM was designed and built as a compute element using our CHAMP (Configurable Hardware Algorithm Mappable Preprocessor) architecture as a prototype for demonstrating the validity of the common processor element packaging strategy. We have conservatively estimated that for a wide range of solutions, the CHAMP MCM offers a cumulative 100:1 improvement in size, weight, power, cycle time and cost compared to state of the art, individually packaged DSPs and microprocessors on custom PCBs. The MCM design approach, implementation tradeoffs and experimental results for various measured performance parameters are also given
Keywords :
computer architecture; field programmable gate arrays; multichip modules; signal processing; CHAMP; Configurable Hardware Algorithm Mappable Preprocessor; MCM design approach; MCM level; Xilinx XC4025 FPGA; application specific processors; common I/O scheme; common JEDEC MCM; common processor element packaging; common processor element packaging strategy; custom PCBs; field programmable gate array; measured performance parameters; microprocessors; module reuse; multi chip module; Algorithm design and analysis; Application specific processors; Computer architecture; Costs; Digital signal processing; Field programmable gate arrays; Hardware; Packaging; Prototypes; State estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
FPGAs for Custom Computing Machines, 1995. Proceedings. IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-7548-9
Type :
conf
DOI :
10.1109/FPGA.1995.477407
Filename :
477407
Link To Document :
بازگشت