DocumentCode :
2610560
Title :
High Speed Dynamic Partial Reconfiguration for Real Time Multimedia Signal Processing
Author :
Bhandari, S. ; Subbaraman, S. ; Pujari, S. ; Cancare, F. ; Bruschi, F. ; Santambrogio, M.D. ; Grassi, P.R.
Author_Institution :
Dept. of Microelectron. & VLSI Design, Int. Inst. of Inf. Technol., Pune, India
fYear :
2012
fDate :
5-8 Sept. 2012
Firstpage :
319
Lastpage :
326
Abstract :
The use of Field Programmable Gate Array (FPGA) based System on Chip (SoC) is a promising approach in Multimedia applications. In SoC, computationally intensive tasks are off-loaded to the hardware logic. A feature introduced with new FPGA devices, Dynamic Partial Reconfiguration (DPR) is suitable to change this hardware logic when needed and while the rest of the system continues its functioning. As the applications running on hardware logic are real-time and computationally intensive, in order to make use of DPR to change the hardware logic, the efficiency of the DPR process is crucial. This paper describes how a FPGA-based Multimedia Application (Audio-Video filtering), benefits from dynamic partial reconfiguration and a custom DPR controller: the Speed Efficient Dynamic Partial Reconfiguration Controller (SEDPRC). Experimental results have shown that the novel controller brings benefits to the reconfiguration time. Enhancements in reconfiguration throughput up to a 55× factor are achieved.
Keywords :
audio signal processing; field programmable gate arrays; multimedia systems; system-on-chip; video signal processing; FPGA devices; FPGA-based multimedia application; SEDPRC; SoC; audio-video filtering; custom DPR controller; field programmable gate array; hardware logic; high speed dynamic partial reconfiguration; real time multimedia signal processing; speed efficient dynamic partial reconfiguration controller; system on chip; Field programmable gate arrays; Hardware; Multimedia communication; Program processors; Real-time systems; Streaming media; System-on-a-chip; FPGA; dynamic reconfiguration; multimedia; partial reconfiguration; reconfigurable computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
Type :
conf
DOI :
10.1109/DSD.2012.74
Filename :
6386907
Link To Document :
بازگشت