DocumentCode :
2610768
Title :
A systematic methodology for designing multilevel systolic architectures
Author :
Soudris, D.J. ; Georgakopoulos, P.D. ; Goutis, C.E.
Author_Institution :
Dept. of Electr. Eng., Patras Univ., Greece
fYear :
1993
fDate :
3-6 May 1993
Firstpage :
1738
Abstract :
A systematic graph-based methodology for designing systolic arrays that can perform concurrently is introduced. Partitioning an iterative algorithm into subalgorithms, the authors describe each of them, as well as their interdependences, with a set of uniform recurrent equations. Alternative architectures can be designed by mapping the dependence graph of the algorithm onto hardware. The main feature of the proposed architectures is the significant reduction of the computation time of an algorithm
Keywords :
computational complexity; graph theory; iterative methods; multivalued logic; systolic arrays; computation time; dependence graph; iterative algorithm; multilevel systolic architectures; subalgorithms; systematic graph-based methodology; uniform recurrent equations; Algorithm design and analysis; Computer architecture; Design methodology; Digital signal processing; Equations; Hardware; Iterative algorithms; Partitioning algorithms; Signal processing algorithms; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
Type :
conf
DOI :
10.1109/ISCAS.1993.394079
Filename :
394079
Link To Document :
بازگشت