Title :
High Performance Unified Architecture for Forward and Inverse Quantization in H.264/AVC
Author :
Dias, Tiago ; Rosário, Luís ; Roma, Nuno ; Sousa, Leonel
Author_Institution :
INESC-ID Lisbon, Lisbon, Portugal
Abstract :
A new high-performance and reduced hardware architecture for the computation of the H.264/AVC forward and inverse quantization operations is presented in this paper. This architecture is based on a highly flexible processing structure that is suitable for very efficient implementations using both FPGA and ASIC technologies. Moreover, it offers several different configurations, in order to provide different trade-offs in terms of performance and hardware cost. Experimental results concerning implementations using a Xilinx Virtex-5 FPGA and a 90 nm CMOS process from UMC demonstrated that the proposed architecture can be used to compute, in real-time, the forward and inverse quantization operations for videos with resolutions up to the Digital Cinema format (4096x2048 @ 30fps).
Keywords :
CMOS digital integrated circuits; application specific integrated circuits; field programmable gate arrays; quantisation (signal); video coding; ASIC technology; CMOS process; H.264-AVC forward quantization operations; H.264-AVC inverse quantization operations; UMC; Xilinx Virtex-5 FPGA; digital cinema format; flexible processing structure; high performance unified architecture; Computer architecture; Equations; Hardware; Mathematical model; Quantization; Transforms; Video coding; ASIC; FPGA; H.264/AVC; Quantization; Unified architecture; Video coding;
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
DOI :
10.1109/DSD.2012.73