DocumentCode :
2611426
Title :
Enhanced IP-XACT Platform Descriptions for Automatic Generation from UML/MARTE of Fast Performance Models for DSE
Author :
Herrera, F. ; Posadas, H. ; Villar, E. ; Calvo, D.
Author_Institution :
Univ. of Cantabria, Santander, Spain
fYear :
2012
fDate :
5-8 Sept. 2012
Firstpage :
692
Lastpage :
699
Abstract :
This paper presents a framework which, starting from a UML/MARTE model of the embedded system, relies on an enhanced IP-XACT description of the platform for the automatic generation of fast performance executable models. The IP-XACT description of the HW architecture is automatically generated from the UML/MARTE model. The enhancement proposed extends the current capabilities of the IP-XACT standard in order to add semantic information to the HW architecture and to support the integration of Hardware Dependent Software (HdS). This way, HW and SW aspects of the integration of a component in a virtual platform model are covered. The applicability of the proposed extensions is shown by supporting the proposed IP-XACT descriptions at the front-end of a simulation infrastructure suited for fast performance assessment, and for supporting design space exploration.
Keywords :
Unified Modeling Language; embedded systems; integrated circuit design; system-on-chip; DSE; HW architecture; HdS; SoC design; UML-MARTE model; design space exploration; embedded system; enhanced IP-XACT platform; fast performance executable models; hardware architecture; hardware dependent software; virtual platform model; Computer architecture; Embedded systems; Hardware; Standards; Unified modeling language; XML; DSE; Embedded Systems; IP-XACT; MARTE; Native Simulation; System-Level Design; UML; XML;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
Type :
conf
DOI :
10.1109/DSD.2012.51
Filename :
6386959
Link To Document :
بازگشت