DocumentCode :
2611664
Title :
Lithography induced layout variations in 6-T SRAM cells
Author :
Kampen, C. ; Evanschitzky, P. ; Burenkov, A. ; Lorenz, J.
Author_Institution :
Fraunhofer Inst. for Integrated Syst. & Device Technol. (IISB), Erlangen, Germany
fYear :
2010
fDate :
6-8 Sept. 2010
Firstpage :
149
Lastpage :
152
Abstract :
A simulation study of lithography induced layout variations in 6-T SRAM cells is presented. Lithography simulations of a complete 6-T SRAM cell layout, including active n+/p+ regions layer and poly-gate layer were performed. The smallest feature size was assumed to be 45 nm. 76 positions of the projector focus were simulated for each layer in total. TCAD simulations of 32nm single gate FD SOI MOSFETs were performed to calculate the electrical behavior. SPICE parameters were extracted from reference results obtained by TCAD simulations. More than 5000 variations of the the static and dynamic SRAM cell performance in dependence on lithography induced variations of the physical transistor width and the physical gate length were simulated.
Keywords :
MOSFET; SPICE; SRAM chips; integrated circuit layout; lithography; silicon-on-insulator; technology CAD (electronics); 6-T SRAM cell layout; SPICE parameters; TCAD simulation; dynamic SRAM cell; lithography induced layout variations; lithography simulations; poly-gate layer; single gate FD SOI MOSFET; static SRAM cell; Computational modeling; Integrated circuit modeling; Layout; Lithography; Logic gates; Random access memory; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices (SISPAD), 2010 International Conference on
Conference_Location :
Bologna
ISSN :
1946-1569
Print_ISBN :
978-1-4244-7701-2
Electronic_ISBN :
1946-1569
Type :
conf
DOI :
10.1109/SISPAD.2010.5604543
Filename :
5604543
Link To Document :
بازگشت