DocumentCode :
2611736
Title :
Rank-order filtering algorithms: A comparison of VLSI implementations
Author :
Narkiewicz, J. David ; Burleson, Wayne P.
Author_Institution :
Electr. & Comput. Eng. Dept., Massachusetts, Univ., Amherst, MA, USA
fYear :
1993
fDate :
3-6 May 1993
Firstpage :
1941
Abstract :
A new method is used for evaluating the VLSI area/time tradeoffs of rank-order circuits. Rather than relying on asymptotic analysis, a variety of both full and approximate algorithms are actually implemented and compared. Oct, a high level synthesis tool, is used in order to provide a level playing field on which to evaluate each approach. In addition to various data widths and number of elements ranked, designs are parameterized based on the format in which data is input and output. This three-dimensional problem space is combined with an extensive design space from the literature, and provides new insights into the realistic costs associated with rank-order filtering
Keywords :
VLSI; circuit CAD; high level synthesis; median filters; sorting; Oct; VLSI implementations; area/time tradeoffs; data widths; design space; high level synthesis tool; rank-order circuits; three-dimensional problem space; Additive noise; Algorithm design and analysis; Circuits; Costs; Filtering algorithms; Filters; Gaussian noise; High level synthesis; Sorting; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
Type :
conf
DOI :
10.1109/ISCAS.1993.394130
Filename :
394130
Link To Document :
بازگشت