DocumentCode :
2612224
Title :
Topography simulation of BiCS memory hole etching modeled by elementary experiments of SiO2 and Si etching
Author :
Ichikawa, Takashi ; Ichinose, Daigo ; Kawabata, Kenji ; Tamaoki, Naoki
Author_Institution :
Toshiba Corp., Kawasaki, Japan
fYear :
2010
fDate :
6-8 Sept. 2010
Firstpage :
45
Lastpage :
48
Abstract :
A topography simulation of BiCS memory hole etching is performed. The model parameters are fitted by elementary experiments of Si and SiO2 etching, and BiCS topography simulation is performed without parameter fitting. Our new model describes the experimental topography of BiCS memory hole, including taper angles and undercuts of stacked films. The point of the modeling is that it takes into consideration removal of O-oriented deposition films by reflected ions from tapered SiO2 sidewall.
Keywords :
elemental semiconductors; etching; flash memories; semiconductor process modelling; semiconductor storage; silicon; silicon compounds; BiCS memory hole etching; O-oriented deposition film; Si; SiO2; bit cost scalable flash memory; elementary experiment; model parameter; reflected ion; stacked film; taper angle; topography simulation; Etching; Films; Predictive models; Shape; Silicon; Surface topography;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices (SISPAD), 2010 International Conference on
Conference_Location :
Bologna
ISSN :
1946-1569
Print_ISBN :
978-1-4244-7701-2
Electronic_ISBN :
1946-1569
Type :
conf
DOI :
10.1109/SISPAD.2010.5604576
Filename :
5604576
Link To Document :
بازگشت