Title :
Timing-, heat- and area-driven placement using self-organizing semantic maps
Author :
Zhang, Chen-Xiong
Author_Institution :
Microelectronic Center GmbH, Hamburg, Germany
Abstract :
The objective function of most placement algorithms is set only to minimize the total net length. The needs for high performance circuits have not been met by such a single objective. It is important to design placement algorithms that can satisfy requirements of timing, thermal dissipation and chip area. In a new algorithm, those factors are simultaneously optimized in a self-organizing way by means of adaptive neural semantic mapping. Experimental results are very encouraging
Keywords :
VLSI; circuit layout CAD; cooling; integrated circuit layout; self-organising feature maps; timing; adaptive neural semantic mapping; area-driven placement; chip area; heat-driven placement; objective function; self-organizing semantic maps; thermal dissipation; timing-driven placement; total net length; Bipolar integrated circuits; Computational geometry; Delay; High speed integrated circuits; Lattices; Microelectronics; Neurons; Shape; Timing; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
DOI :
10.1109/ISCAS.1993.394163