DocumentCode :
2612344
Title :
Designing a High Performance and Reliable Networks-on-Chip Using Network Interface Assisted Routing Strategy
Author :
Latif, Khalid ; Rahmani, Amir-Mohammad ; Seceleanu, Tiberiu ; Tenhunen, Hannu
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku, Turku, Finland
fYear :
2012
fDate :
5-8 Sept. 2012
Firstpage :
34
Lastpage :
41
Abstract :
Partial Virtual channel Sharing (PVS) architecture has been proposed to enhance the performance of Networks-on-Chip (NoC) based systems. In this paper, we present an efficient and reliable Network Interface (NI) assisted routing strategy for NoC using PVS architecture. For this purpose, NoC system is divided into clusters. Each cluster is a group of two nodes comprising Processing Elements (PE), switches, links, etc. Each PE in a cluster can inject data to the network through a router, which is closer to the destination. This helps to reduce the network load by reducing the average hop count of the network. The proposed architecture can recover the PE disconnected from the network due to network level faults by allowing the PE to transmit and receive the packets through the other router in the cluster. 5̅×6 crossbar is used for the proposed architecture which requires one more 5×1 multiplexer without increasing the critical path delay of the router as compared to the 5×5 crossbar. The proposed router has been simulated for uniform and negative exponential distribution (NED) traffic patterns. The simulation results show the significant reduction in average packet latency at the expense of negligible area overhead.
Keywords :
integrated circuit design; integrated circuit reliability; network interfaces; network-on-chip; NED traffic patterns; NI assisted routing strategy; NoC based systems; PVS architecture; crossbar; multiplexer; negative exponential distribution traffic patterns; network interface assisted routing strategy; partial virtual channel sharing architecture; processing elements; reliable network-on-chip design; switches; Fault tolerance; Fault tolerant systems; Nickel; Power demand; Routing; Network Interface (NI); Networks-on-Chip (NoC); Processing Element (PE) recovery; Virtual Channel (VC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
Type :
conf
DOI :
10.1109/DSD.2012.43
Filename :
6387012
Link To Document :
بازگشت