DocumentCode :
2613046
Title :
Reliability/Design Assessment by Internal-Node Timing-Margin Analysis using Laser Photocurrent-Injection
Author :
Burns, Daniel J. ; Pronobis, Mark T. ; Eldering, Charles A. ; Hillman, Robert J.
Author_Institution :
Rome Air Development Center, Griffiss AFB NY 13441. 315-330-2868
fYear :
1984
fDate :
30773
Firstpage :
76
Lastpage :
82
Abstract :
A new device analysis technique is discussed which may prove useful in characterizing critical timing paths and analyzing timing related failure modes in high clock rate VLSI circuits. A focussed laser is used to inject localized photocurrent at the drain of a single transistor as the device is tested. The resulting effects on circuit performance have been studied and it is shown that individual circuit path propagation delays can be increased in this manner. To assign a relative value to a measurement, the operating frequency, power supply voltage or injected photocurrent level can be varied with the others fixed until the device just fails. Models, circuit simulations and experimental results obtained using this technique on a simple gate and results measured on CMOS microprocessors are given in this paper. Possible applications of the technique beyond the analysis of frequency sensitive failures include experimentally locating performance limiting timing paths in a circuit and assessing a circuit´s sensitivity to process or failure mechanism induced drifts in device parameters which affect timing.
Keywords :
Circuit optimization; Circuit testing; Clocks; Failure analysis; Frequency; Laser modes; Optical design; Photoconductivity; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1984. 22nd Annual
Conference_Location :
Las Vegas, NV, USA
ISSN :
0735-0791
Type :
conf
DOI :
10.1109/IRPS.1984.362023
Filename :
4208547
Link To Document :
بازگشت