Title :
Speed-area optimized FPGA implementation for Full Search Block Matching
Author :
Ghosh, Santosh ; Saha, Avishek
Author_Institution :
Dept. of Comput. Sci. & Eng., IIT Kharagpur, Kharagpur
Abstract :
This paper presents an FPGA based hardware design for full search block matching (FSBM) based motion estimation (ME) in video compression. The significantly higher resolution of HDTV based applications is achieved by using FSBM based ME. The proposed architecture uses a modification of the sum-of-absolute-differences (SAD) computation in FSBM such that the total number of additions/subtraction operations is drastically reduced. This successfully optimizes the conflicting design requirements of high throughput and small silicon area. Comparison results demonstrate the superior performance of our architecture. Finally, the design of a reconfigurable block matching hardware has been discussed.
Keywords :
field programmable gate arrays; high definition television; image matching; image resolution; motion estimation; video coding; FPGA based hardware design; HDTV based application; full search block matching; image resolution; motion estimation; sum-of-absolute-difference; video compression; Bandwidth; Computer architecture; Design optimization; Field programmable gate arrays; HDTV; Hardware; Motion estimation; Silicon; Throughput; Video compression;
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
DOI :
10.1109/ICCD.2007.4601874