DocumentCode :
2614253
Title :
Application of symbolic computer algebra to arithmetic circuit verification
Author :
Watanabe, Yuki ; Homma, Naofumi ; Aoki, Takafumi ; Higuchi, Tatsuo
Author_Institution :
Grad. Sch. of Inf. Sci., Tohoku Univ., Sendai
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
25
Lastpage :
32
Abstract :
This paper presents a formal approach to verify arithmetic circuits using symbolic computer algebra. Our method describes arithmetic circuits directly with high-level mathematical objects based on weighted number systems and arithmetic formulae. Such circuit description can be effectively verified by polynomial reduction techniques using Grobner Bases. In this paper, we describe how the symbolic computer algebra can be used to describe and verify arithmetic circuits. The advantageous effects of the proposed approach are demonstrated through experimental verification of some arithmetic circuits such as multiply-accumulator and FIR filter. The result shows that the proposed approach has a definite possibility of verifying practical arithmetic circuits where the conventional techniques failed.
Keywords :
FIR filters; digital arithmetic; polynomials; FIR filter; Grobner Bases; arithmetic circuit verification; circuit description; polynomial reduction techniques; symbolic computer algebra; Algebra; Application software; Circuits; Computer applications; Data structures; Digital arithmetic; Equations; Finite impulse response filter; Polynomials; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601876
Filename :
4601876
Link To Document :
بازگشت