DocumentCode :
2614379
Title :
Voltage drop reduction for on-chip power delivery considering leakage current variations
Author :
Fan, Jeffrey ; Mi, Ning ; Tan, Sheldon X D
Author_Institution :
Dept. of ECE, Florida Int. Univ., Miami, FL
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
78
Lastpage :
83
Abstract :
In this paper, we propose a novel on-chip voltage drop reduction technique for on-chip power delivery networks of VLSI systems in the presence of variational leakage current sources. The new method inserts decoupling capacitors (decaps) into the power grid networks to reduce the voltage fluctuation. The optimization is based on sensitivity-based conjugate gradientmethod and sequence of linear programming approach. Different from existing power grid noise reduction methods, the new approach considers the impacts of inter-die and intra-die variational leakage current sources due to unavoidable process variability during the decap optimization process for the first time. Leakage currents, which although are static in nature typically, can still add to the total voltage drops and dynamic voltage reduction thus must consider the leakage-induced voltage variations. The proposed algorithm exploits the relative constant variations for different decap configurations of power grid circuits to speed up the statistical optimization process. Decaps can be inserted in such a way that the resulting circuits have much higher probability to meet the voltage drop constraints in the presence of leakage current variations. Experimental results demonstrate the effectiveness of the proposed approach and show that the new method has 100X to 1,000X of speedup over the Monte Carlo based statistical decap optimization method.
Keywords :
VLSI; conjugate gradient methods; electric potential; leakage currents; linear programming; power supply circuits; sparticles; VLSI systems; conjugate gradient method; decap method; interdie variational leakage current sources; intradie variational leakage current sources; linear programming; on-chip power delivery networks; on-chip voltage drop reduction technique; power grid networks; statistical optimization process; Capacitors; Circuits; Leakage current; Linear programming; Network-on-a-chip; Optimization methods; Power grids; System-on-a-chip; Very large scale integration; Voltage fluctuations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601883
Filename :
4601883
Link To Document :
بازگشت