DocumentCode :
2614429
Title :
Design of RapidIO logical core based on safety arbitration mechanisms
Author :
Fengfeng, Wu ; Song, Jia ; Kai, Yang ; Xiongbo, Zhao ; Guirong, Wu
Author_Institution :
Key Lab. of Microelectron. Devices & Circuits (MOE), Peking Univ. Beijing, Beijing, China
fYear :
2010
fDate :
22-24 Sept. 2010
Firstpage :
142
Lastpage :
145
Abstract :
RapidIO is an emerging high-performance and point-to-point packetized interconnection technology. In this paper, the design of the logical core based on safety arbitration mechanisms is described in detail. The packing and unpacking of I/O Logical, Message Passing and Globally Shared Memory transactions are achieved. Excellent average data transfer rates, up to 7.8 bytes per cycle are reached in certain transactions with 256-byte data payloads, meanwhile the data efficiencies are more than 95%. Moreover, maintenance read transactions targeted at local capability and status registers can be executed in a lower latency compared with the reference design.
Keywords :
input-output programs; integrated circuit interconnections; logic circuits; network synthesis; I-O logical transaction; globally shared memory transaction; message passing transaction; rapidIO logical core; safety arbitration mechanisms; Delay; Maintenance engineering; Payloads; Receivers; Registers; Safety; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2010 Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6735-8
Electronic_ISBN :
978-1-4244-6736-5
Type :
conf
DOI :
10.1109/PRIMEASIA.2010.5604940
Filename :
5604940
Link To Document :
بازگشت