DocumentCode :
2614588
Title :
Energy-aware co-processor selection for embedded processors on FPGAs
Author :
Gholamipour, A.H. ; Bozorgzadeh, Elaheh ; Banerjee, Sudarshan
Author_Institution :
Donald Bren Sch. of Inf. & Comput. Sci., California Univ., Irvine, CA
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
158
Lastpage :
163
Abstract :
In this paper, we present co-processor selection problem for minimum energy consumption in hw/sw co-design on FPGAs with dual power mode. We provide theoretical analysis for the problem under no constraint, resource constraint, and timing constraint. We prove that the complexity of the problem in each case is NP-Hard and we provide a generalized ILP formulation. We compared the result of our approach in minimizing energy to the result of other approaches that had not considered both static and dynamic power during optimization and we showed that we can reduce energy by 63% in some cases.
Keywords :
coprocessors; field programmable gate arrays; optimisation; FPGA; NP-hard problem; embedded processors; energy-aware coprocessor selection; hw/sw co-design; minimum energy consumption; Computer science; Constraint theory; Coprocessors; Energy consumption; Field programmable gate arrays; Hardware; Kernel; Nanoscale devices; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601895
Filename :
4601895
Link To Document :
بازگشت