DocumentCode :
2615153
Title :
An automated runtime power-gating scheme
Author :
Hamada, Mohamed ; Kitahara, Tetsuro ; Kawabe, N. ; Sato, Hikaru ; Nishikawa, T. ; Shimazawa, T. ; Yamashita, Takayoshi ; Hara, Hideki ; Oowaki, Yukihito
Author_Institution :
Toshiba Corp., Tokyo
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
382
Lastpage :
387
Abstract :
An automated runtime power-gating scheme to reduce the leakage power in the active mode is presented in this paper. We propose a circuit that generates a sleep control signal from a clock-gating control signal automatically. By the combination of selective MT-CMOS scheme, the generated sleep control signal, and a novel flip-flop circuit with an additional latch function, a zero-wait transition from a sleep mode to an active mode is enabled. The additional latch function required for the zero-wait transition is achieved by only 6 transistors in addition to a conventional flip- flop. By the scheme, any design with the clock-gating scheme can be transformed automatically to a power- gated design while keeping the system operation the same in terms of the cycle accuracy. The scheme is applied to an MPEG4/H.264 audio/video codec and 21% power saving is achieved in the active mode while keeping the area overhead only 16% in a 90 nm CMOS design.
Keywords :
CMOS integrated circuits; circuit analysis computing; electrical faults; flip-flops; power aware computing; MT-CMOS scheme; automated runtime power-gating scheme; clock-gating control signal; flip-flop circuit; leakage power; sleep control signal; zero-wait transition; Automatic generation control; Circuits; Clocks; Flip-flops; Latches; Microelectronics; Runtime; Signal generators; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601928
Filename :
4601928
Link To Document :
بازگشت