DocumentCode :
2615932
Title :
Electrical environment within the silicon-on-insulator MOSFET structure
Author :
Mody, Jay ; Venkatachalam, Anusha ; Ghosh, Prasanta
Author_Institution :
Electr. Eng. & Comput. Sci. Dept., Syracuse Univ., NY, USA
fYear :
2003
fDate :
10-12 Dec. 2003
Firstpage :
146
Lastpage :
147
Abstract :
In this presentation, we present a comparative study of the SOI based transistors structures and their simulated electrical responses. Efforts are made to document how the active silicon dimension affects the internal environment of MOSFET. Shrinkage of the channel dimension nonlinearly affects the device parameters. The drain-gate coupling and the subthreshold values are also affected by the reduction of the channel length. Simulations are made on silicon-on-insulator PMOS MOSFET structure of different channel length.
Keywords :
MOSFET; semiconductor device models; silicon-on-insulator; SOI based transistors structures; Si; channel dimension; channel length; device parameters; electrical environment; silicon dimension; silicon-on-insulator PMOS MOSFET structure; CMOS technology; Circuit simulation; Doping; Flexible printed circuits; Insulation; Low voltage; MOS devices; MOSFET circuits; Silicon on insulator technology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium, 2003 International
Print_ISBN :
0-7803-8139-4
Type :
conf
DOI :
10.1109/ISDRS.2003.1272035
Filename :
1272035
Link To Document :
بازگشت