DocumentCode :
2616618
Title :
Test sequence generation of Random Single Input Change based on counter
Author :
Wang, Yi
Author_Institution :
Guizhou Normal Univ. Inst., Guizhou Normal Univ., Guiyang, China
fYear :
2011
fDate :
27-29 June 2011
Firstpage :
784
Lastpage :
786
Abstract :
Source of power consumption for digital CMOS is analyzed and low power consumption technology of BIST for COMS VLSI is summarized in this paper. In order to reduce the internal switching activity rate of the circuit -under-test (CUT), we can recombine testing vector to raise the correlation between testing vector, an approach test pattern generation construction based on the Random Single Input Change (RSIC) test theory is proposed, which optimize the switching activity of circuit-under test and then result in decrease of test power consumption, it is suitable for BIST of digital VLSI especially.
Keywords :
CMOS digital integrated circuits; VLSI; automatic test pattern generation; built-in self test; counting circuits; integrated circuit testing; BIST; RSIC test theory; circuit-under-test; counter; digital CMOS; digital VLSI; internal switching activity; power consumption; random single input change; test pattern generation construction; test sequence generation; testing vector; CMOS integrated circuits; Clocks; Power demand; Strontium; Switching circuits; Testing; Built-in-self-test; Low power testing; Test of integrated circuits; Test pattern generator; Vector leap;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Service System (CSSS), 2011 International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-9762-1
Type :
conf
DOI :
10.1109/CSSS.2011.5974471
Filename :
5974471
Link To Document :
بازگشت