DocumentCode :
2617258
Title :
Building an AMBA AHB Compliant Memory Controller
Author :
Yueli, Hu ; Ben, Yang
Author_Institution :
Key Lab. of Adv. Display & Syst. Applic., Shanghai Univ., Shanghai, China
Volume :
1
fYear :
2011
fDate :
6-7 Jan. 2011
Firstpage :
658
Lastpage :
661
Abstract :
Microprocessor performance has improved rapidly these years. In contrast, memory latencies and bandwidths have improved little. The result is that the memory access time has been a bottleneck which limits the system performance. Memory controller (MC) is designed and built to attacking this problem. The memory controller is the part of the system that, well, controls the memory. The memory controller is normally integrated into the system chipset. This paper shows how to build an Advanced Micro controller Bus Architecture (AMBA) compliant MC as an Advanced High-performance Bus (AHB) slave. The MC is designed for system memory control with the main memory consisting of SRAM and ROM. Additionally, the problems met in the design process are discussed and the solutions are given in the paper.
Keywords :
SRAM chips; computer interfaces; microprocessor chips; read-only storage; AMBA AHB compliant memory controller; ROM; SRAM; advanced high-performance bus slave; advanced micro controller bus architecture compliant MC; Clocks; Control systems; Random access memory; Read only memory; Registers; Synchronization; AHB bus; AMBA; ARM; Memory Controller;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Measuring Technology and Mechatronics Automation (ICMTMA), 2011 Third International Conference on
Conference_Location :
Shangshai
Print_ISBN :
978-1-4244-9010-3
Type :
conf
DOI :
10.1109/ICMTMA.2011.167
Filename :
5720870
Link To Document :
بازگشت