DocumentCode :
2617905
Title :
Asymmetrically Banked Value-Aware Register Files
Author :
Wang, Shuai ; Yang, Hongyan ; Hu, Jie ; Ziavras, Sotirios G.
Author_Institution :
Dept. of Electr. & Comput. Eng., New Jersey Inst. of Technol., Newark, NJ
fYear :
2007
fDate :
9-11 March 2007
Firstpage :
363
Lastpage :
368
Abstract :
Designing high-performance low-power register files is of critical importance to the continuation of current performance advances in wide-issue and deeply-pipelined superscalar microprocessors. In this paper, we propose a new microarchitecture, the asymmetrically-banked value-aware register file (AB-VARF), to exploit the prevailing narrow-width register values for low-latency and power-efficient register file designs. The register bit-widths of different banks in our AB-VARF register files are specifically customized to capture different narrow-width values. Augmented with a value width predictor, the register renaming logic is slightly tuned to rename predicted narrow-width registers to the corresponding narrow-width banks. Our experimental evaluation with SPEC CINT2000 benchmark suites shows that AB-VARF reduces the energy consumption by 92.6% over a conventional register file, on the average, at the cost of a 6.6% performance loss to an ideal 1-cycle monolithic register file.
Keywords :
logic design; shift registers; asymmetrically banked value-aware register files; monolithic register file; narrow-width register; register bit-widths; register file designs; value width predictor; Costs; Delay; Energy consumption; Logic; Microarchitecture; Microprocessors; Parallel processing; Performance loss; Pipeline processing; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2007. ISVLSI '07. IEEE Computer Society Annual Symposium on
Conference_Location :
Porto Alegre
Print_ISBN :
0-7695-2896-1
Type :
conf
DOI :
10.1109/ISVLSI.2007.27
Filename :
4208941
Link To Document :
بازگشت