DocumentCode :
2618756
Title :
A cost-based heuristic for statistically determining sampling frequency in a wafer fab
Author :
Chien, Chen-Fu ; Hsu, Shao-Chung ; Peng, Smith ; Wu, Chia-Hung
Author_Institution :
Dept. of Ind. Eng. & Eng. Manage., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2000
fDate :
2000
Firstpage :
217
Lastpage :
229
Abstract :
In wafer fabrication, because of the long cycle time, the high yield uncertainty and the high manufacturing cost, earlier process monitoring and control are critical. Thus, a number of inspection and measurement stations are set in the fabrication process to assure that the wafer quality meets the specific requirements. Researchers have applied the acceptance sampling plan to determine whether a lot is accepted or not. Due to the limited capacities and costs for in-line wafer inspections, only certain wafers are inspected among a specific number of lots. Thus, it is important to determine the sampling strategy that minimizes the total expected costs, including the inspection costs, false-alarm costs, out-of-control costs, in-control costs, and the costs from the false-passed wafers. In this study, we developed a cost-based heuristic for statistically determining the sampling frequency in wafer fab based on the economics, control chart design, Bayesian decision analysis, and the acceptance sampling strategy. We aimed to determine the optimal sampling frequency that trades off the various risks (i.e. the aggregation of cost and probability)
Keywords :
Bayes methods; costing; inspection; integrated circuit economics; integrated circuit testing; integrated circuit yield; probability; process monitoring; production testing; quality control; sampling methods; Bayesian decision analysis; acceptance sampling plan; acceptance sampling strategy; control chart design; cost minimization; cost-based heuristic; cost/probability aggregation; cycle time; fabrication process; false-alarm costs; false-passed wafer costs; in-control costs; in-line wafer inspection capacity; in-line wafer inspection cost; inspection costs; inspection/measurement stations; manufacturing cost; optimal sampling frequency; out-of-control costs; process control; process monitoring; sampling frequency; sampling strategy; statistical sampling frequency determination; total expected costs; wafer fab; wafer fab economics; wafer fabrication; wafer lots; wafer quality; wafer quality requirements; yield uncertainty; Bayesian methods; Control charts; Costs; Fabrication; Frequency; Inspection; Manufacturing processes; Monitoring; Process control; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing Technology Workshop, 2000
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-6374-4
Type :
conf
DOI :
10.1109/SMTW.2000.883099
Filename :
883099
Link To Document :
بازگشت