DocumentCode :
2619289
Title :
NoC Design and Implementation in 65nm Technology
Author :
Pullini, Antonio ; Angiolini, Federico ; Meloni, Paolo ; Atienza, David ; Murali, Srinivasan ; Raffo, Luigi ; De Micheli, Giovanni ; Benini, Luca
Author_Institution :
Politecnico di Torino
fYear :
2007
fDate :
7-9 May 2007
Firstpage :
273
Lastpage :
282
Abstract :
As embedded computing evolves towards ever more powerful architectures, the challenge of properly interconnecting large numbers of on-chip computation blocks is becoming prominent. Networks-on-chip (NoCs) have been proposed as a scalable solution to both physical design issues and increasing bandwidth demands. However, this claim has not been fully validated yet, since the design properties and tradeoffs of NoCs have not been studied in detail below the 100 nm threshold. This work is aimed at shedding light on the opportunities and challenges, both expected and unexpected, of NoC design in nanometer CMOS. We present fully working 65 nm NoC designs, a complete NoC synthesis flow and detailed scalability analysis
Keywords :
CMOS logic circuits; embedded systems; multiprocessor interconnection networks; network-on-chip; 65 nm; NoC design; NoC synthesis flow; embedded computing; nanometer CMOS; networks-on-chip; scalability analysis; Bandwidth; Bridges; Embedded computing; Energy consumption; Logic; Network topology; Network-on-a-chip; Propagation delay; Scalability; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks-on-Chip, 2007. NOCS 2007. First International Symposium on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-7695-2773-6
Type :
conf
DOI :
10.1109/NOCS.2007.30
Filename :
4209022
Link To Document :
بازگشت