DocumentCode :
2619809
Title :
Slow trap profiling-a new technique for characterising slow traps in MOS dielectrics
Author :
Tanner, P.G. ; Dimitrijev, S. ; Harrison, H.B.
Author_Institution :
Sch. of Microelectron., Griffith Univ., Brisbane, Qld., Australia
fYear :
1996
fDate :
8-11 Dec 1996
Firstpage :
211
Lastpage :
214
Abstract :
The authors present a new technique for characterising slow traps in MOS structures which has several important advantages over existing measurement techniques. By stepping the gate voltage of a MOS capacitor and recording the resultant current transients, a slow trap profile can be generated that simultaneously shows the trap densities and their response times at various voltages, even in the strong inversion region. Results are shown for the case of a device damaged by plasma etching and comparisons made with the commonly used quasi-static C-V technique
Keywords :
MOS capacitors; electron traps; interface states; inversion layers; semiconductor device testing; sputter etching; transients; MOS capacitor; MOS structures; SiO2-Si; current transients; gate voltage stepping; plasma etching; quasi-static C-V technique; response times; slow trap profiling; strong inversion region; trap densities; Capacitance-voltage characteristics; Delay; Dielectrics; Electron traps; MOS capacitors; Plasma applications; Plasma density; Plasma devices; Silicon; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Optoelectronic and Microelectronic Materials And Devices Proceedings, 1996 Conference on
Conference_Location :
Canberra, ACT
Print_ISBN :
0-7803-3374-8
Type :
conf
DOI :
10.1109/COMMAD.1996.610108
Filename :
610108
Link To Document :
بازگشت