DocumentCode :
2619916
Title :
Subsampling Continuous-Time bandpass ΣΔ modulator for radio frequency A/D conversion
Author :
Bechir, D.M. ; Ridha, Bouallegue
Author_Institution :
Nat. Eng. Sch. of Tunis, ENIT, Tunis, Tunisia
fYear :
2010
fDate :
10-13 May 2010
Firstpage :
181
Lastpage :
184
Abstract :
This paper presents a fourth-order 1-bit continuous time bandpass ΣΔ modulator assigned for radio frequency analog to digital conversion. The constraints imposed on the sampling frequency found with conventional method can be intensely reduced using subsampling process. A single loop architecture with sine shaped feedback DAC is chosen to compensate the subsampling continuous time (CT) bandpass ΣΔ modulator non-idealities such as timing jitter. To demonstrate the efficiency of this approach, simulation results for a single-carrier WCDMA signal at 2.14 GHz with 60 MHz band and a sampling frequency of 778.18 MHz show that the maximum attainable SNDR with the proposed modulator is about 44 dB.
Keywords :
code division multiple access; modulators; radio receivers; sigma-delta modulation; signal sampling; timing jitter; bandwidth 60 MHz; frequency 2.14 GHz; frequency 778.18 MHz; gain 44 dB; radio frequency analog to digital conversion; sampling frequency; sine shaped feedback DAC; subsampling continuous-time bandpass ΣΔ modulator; timing jitter; Frequency modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Sciences Signal Processing and their Applications (ISSPA), 2010 10th International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7165-2
Type :
conf
DOI :
10.1109/ISSPA.2010.5605545
Filename :
5605545
Link To Document :
بازگشت