DocumentCode :
2621697
Title :
A low power 12-bit and 25-MS/s pipelined ADC for the ILC / ECAL integrated readout
Author :
Rarbi, Fatah ; Dzahini, Daniel ; Gallin-Martel, Laurent
Author_Institution :
LPSC Laboratory, France
fYear :
2008
fDate :
19-25 Oct. 2008
Firstpage :
1506
Lastpage :
1511
Abstract :
The design of a fully integrated electronics readout for the next ILC ECAL presents many challenges. Low power dissipation is required, and it will be necessary to integrate together the very front-end stages with an analog to digital converter. We present here two prototypes of a 12-bit 25-MS/s analog to digital converter using a pipelined architecture. The first one is composed of ten 1.5 bit stages and a 2 bit full flash ADC which produces the least significant bits (LSB) of the converter. The second prototype is composed of a multi-bit first stage of 2.5 bits, followed by seven 1.5 bit stages as a back-end converter and a 3 bit full flash. A CMOS 0.35 μm process is used, and the dynamic range covered is 2V. The analog part of the converter can be quickly (a couple of μs) switched to a standby mode that reduces the DC power dissipation by a ratio of 1/1000. The total power dissipation of the first prototype is 37mW. For the second chip, the size of the converter’s layout including the digital correction stage is only 1.9mm*0.9mm, and the total power dissipation is 42mW.
Keywords :
Analog-digital conversion; CMOS process; Dynamic range; Nuclear and plasma sciences; Nuclear electronics; Pipelines; Power dissipation; Preamplifiers; Prototypes; Switching converters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2008. NSS '08. IEEE
Conference_Location :
Dresden, Germany
ISSN :
1095-7863
Print_ISBN :
978-1-4244-2714-7
Electronic_ISBN :
1095-7863
Type :
conf
DOI :
10.1109/NSSMIC.2008.4774699
Filename :
4774699
Link To Document :
بازگشت