DocumentCode :
2622267
Title :
Performance Evaluation of a Novel CMP Cache Structure for Hybrid Workloads
Author :
Zhao, Xuemei ; Sammut, Karl ; He, Fangpo
Author_Institution :
Flinders Univ., Adelaide
fYear :
2007
fDate :
3-6 Dec. 2007
Firstpage :
89
Lastpage :
96
Abstract :
The Chip Multiprocessor (CMP) architecture offers parallel multi-thread execution and fast retrieval of shared data that is cached on-chip. In order to obtain the best possible performance with the CMP architecture, the cache architecture must be optimised to reduce time lost during remote cache and off-chip memory accesses. Many researchers proposed CMP cache architectures to improve the system performance, but they have not considered parallel execution of mixed single-thread and multi-thread workloads. In this paper, we propose a hybrid workload-aware cache architecture SPS2, in which each processor has both private and shared L2 caches. We describe the corresponding SPS2 cache coherence protocol with state transition graph. Performance evaluation demonstrates that the proposed SPS2 cache structure has better performance than traditional private L2 and shared L2 when hybrid workloads are applied.
Keywords :
cache storage; computer architecture; multiprocessing systems; performance evaluation; CMP cache structure; chip multiprocessor architecture; fast shared data retrieval; hybrid workloads; off-chip memory access; parallel multithread execution; performance evaluation; remote cache access; workload-aware cache architecture; Access protocols; Application software; Benchmark testing; Computer architecture; Distributed computing; Helium; Informatics; Sonar navigation; System performance; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Computing, Applications and Technologies, 2007. PDCAT '07. Eighth International Conference on
Conference_Location :
Adelaide, SA
Print_ISBN :
0-7695-3049-4
Type :
conf
DOI :
10.1109/PDCAT.2007.58
Filename :
4420146
Link To Document :
بازگشت