DocumentCode :
2622766
Title :
Wafer-level three-dimensional monolithic integration for heterogeneous silicon ICs
Author :
Gutmann, R.J. ; Lu, J.-Q. ; Devarajan, S. ; Zeng, A.Y. ; Rose, K.
Author_Institution :
Rensselaer Polytech. Inst., Troy, NY, USA
fYear :
2004
fDate :
8-10 Sept. 2004
Firstpage :
45
Lastpage :
48
Abstract :
A 3D IC technology platform is presented for high-performance, low-cost heterogeneous integration of silicon ICs. The platform uses dielectric adhesive bonding of fully-processed wafer-to-wafer aligned ICs, followed by a three-step thinning process and copper damascene patterning to form inter-wafer interconnects. Daisy-chain inter-wafer vias and compatibility of the process steps with 130 nm CMOS SOI devices and circuits indicate the viability of the process flow. Memory-intensive digital processors with large L2 caches have shorter access time and cycle time with 3D implementations. Performance advantages of recently designed SiGe BiCMOS pipelined A/D converters have promising figure-of-merits and illustrate partitioning issues for silicon RF ICs. Comparison with system-on-a-chip (SoC) and system-in-a-package (SiP) implementations is presented.
Keywords :
BiCMOS analogue integrated circuits; CMOS integrated circuits; adhesive bonding; analogue-digital conversion; cache storage; digital signal processing chips; integrated circuit interconnections; integrated circuit metallisation; integrated circuit packaging; pipeline processing; radiofrequency integrated circuits; silicon-on-insulator; system-on-chip; wafer bonding; 130 nm; BiCMOS; CMOS; Cu; L2 cache access time; RFIC; SOI; Si; SiP; SoC; cache cycle time; daisy-chain inter-wafer vias; damascene patterning; dielectric adhesive bonding; heterogeneous silicon IC; inter-wafer interconnects; memory-intensive digital processors; pipelined A/D converters; thinning process; wafer-level 3D monolithic integration; wafer-to-wafer aligned IC; CMOS memory circuits; CMOS technology; Copper; Dielectrics; Integrated circuit interconnections; Monolithic integrated circuits; Silicon; System-on-a-chip; Three-dimensional integrated circuits; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon Monolithic Integrated Circuits in RF Systems, 2004. Digest of Papers. 2004 Topical Meeting on
Print_ISBN :
0-7803-8703-1
Type :
conf
DOI :
10.1109/SMIC.2004.1398163
Filename :
1398163
Link To Document :
بازگشت