DocumentCode :
2623217
Title :
The development of a hardware abstraction layer generator for system-on-chip functional verification
Author :
Lins, Tiago ; Barros, Edna
Author_Institution :
Inf. Center, Fed. Univ. of Pernambuco, Recife, Brazil
fYear :
2010
fDate :
24-26 March 2010
Firstpage :
41
Lastpage :
46
Abstract :
Nowadays functional verification of large system-on-chip has taken about 70% to 80% of the total design effort. The large amount of IP´s of current SoC´s makes the work of verification engineers quite hard due to the need to guarantee that the design is bug free before it is sent to tape out. In order to reduce the time spent in the functional verification and support the verification engineers, this work proposes a Hardware Abstract Layer (HAL) generator. The HAL generator is part of a methodology for SoC functional verification, which is supported by IP-XACT and aims to automate the functional verification flow. The HAL generator is able for creating C functions that allow the manipulation of registers and their fields at a very high abstraction level allowing the verification engineers to write their test cases without need to worrying about masks, macros, define and/or pointers manipulation.
Keywords :
formal verification; system-on-chip; C functions; HAL generator; IP-XACT; SoC functional verification; hardware abstraction layer generator; system-on-chip; Assembly; Costs; Design engineering; Hardware; Informatics; Logic testing; Registers; System-on-a-chip; Time to market; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic Conference (SPL), 2010 VI Southern
Conference_Location :
Ipojuca
Print_ISBN :
978-1-4244-6309-1
Type :
conf
DOI :
10.1109/SPL.2010.5483004
Filename :
5483004
Link To Document :
بازگشت