Title :
Concurrent Self-Test with Partially Specified Patterns for Low Test Latency and Overhead
Author :
Kochte, Michael A. ; Zoellin, Christian G. ; Wunderlich, Hans-Joachim
Author_Institution :
Inst. of Comput. Archit. & Comput. Eng., Univ. of Stuttgart, Stuttgart, Germany
Abstract :
Structural on-line self-test may be performed to detect permanent faults and avoid their accumulation. This paper improves concurrent BIST techniques based on a deterministic test set. Here, the test patterns are specially generated with a small number of specified bits. This results in very low test latency, which reduces the likelihood of fault accumulation. Experiments with a large number of circuits show that the hardware overhead is significantly lower than the overhead for previously published methods. Furthermore, the method allows to tradeoff fault coverage, test latency and hardware overhead.
Keywords :
built-in self test; fault tolerance; concurrent BIST techniques; concurrent self-test; fault accumulation; hardware overhead; low test latency; partially specified patterns; structural on-line self-test; tradeoff fault coverage; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Delay; Fault detection; Hardware; Monitoring; Space technology; Test pattern generators; BIST; Concurrent self test; test generation;
Conference_Titel :
Test Symposium, 2009 14th IEEE European
Conference_Location :
Seville
Print_ISBN :
978-0-7695-3703-0
DOI :
10.1109/ETS.2009.26