DocumentCode :
2623584
Title :
Delay modeling for power noise-aware design in Spartan-3A FPGAs
Author :
Freijedo, Judit F. ; Valdés, Maria D. ; Moure, Maria J. ; Costas, Lucia ; Rodriguez-Andina, Juan J. ; Semião, Jorge ; Vargas, Fabian ; Teixeira, J. Paulo ; Teixeira, J.P.
Author_Institution :
Univ. of Vigo, Vigo, Spain
fYear :
2010
fDate :
24-26 March 2010
Firstpage :
127
Lastpage :
132
Abstract :
There is a continuously increasing demand for lower power consumption and higher operating frequencies in digital systems. In addition, external or operation-induced disturbances may significantly affect circuit functionality or performance. This paper analyzes the effect of power supply disturbances on the propagation delays of digital circuits implemented in Spartan-3A FPGAs and demonstrates that a previously proposed time management methodology can successfully be applied to the design of circuits with increased robustness to these disturbances. Experimental results are presented that support the claimed contributions of the work.
Keywords :
delays; digital circuits; field programmable gate arrays; power aware computing; power supply quality; time management; Spartan-3A FPGA; circuit functionality; circuit performance; delay modeling; digital circuits; operation induced disturbance; power consumption; power noise aware design; power supply disturbance; propagation delays; time management methodology; Circuit noise; Digital circuits; Digital systems; Energy consumption; Energy management; Field programmable gate arrays; Frequency; Power supplies; Power system modeling; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic Conference (SPL), 2010 VI Southern
Conference_Location :
Ipojuca
Print_ISBN :
978-1-4244-6309-1
Type :
conf
DOI :
10.1109/SPL.2010.5483026
Filename :
5483026
Link To Document :
بازگشت