Title :
Dual-Basis Superserial Multipliers for Secure Applications and Lightweight Cryptographic Architectures
Author :
Bayat-Sarmadi, Siavash ; Kermani, Mehran Mozaffari ; Azarderakhsh, Reza ; Chiou-Yng Lee
Author_Institution :
Dept. of Electr. & Microelectron. Eng., Rochester Inst. of Technol., Rochester, NY, USA
Abstract :
Cryptographic algorithms utilize finite-field arithmetic operations in their computations. Due to the constraints of the nodes which benefit from the security and privacy advantages of these algorithms in sensitive applications, these algorithms need to be lightweight. One of the well-known bases used in sensitive computations is dual basis (DB). In this brief, we present low-complexity superserial architectures for the DB multiplication over GF(2m). To the best of our knowledge, this is the first time that such a multiplier is proposed in the open literature. We have performed complexity analysis for the proposed lightweight architectures, and the results show that the hardware complexity of the proposed superserial multiplier is reduced compared with that of regular serial multipliers. This has been also confirmed through our application-specific integrated circuit hardware- and time-equivalent estimations. The proposed superserial architecture is a step forward toward efficient and lightweight cryptographic algorithms and is suitable for constrained implementations of cryptographic primitives in applications such as smart cards, handheld devices, life-critical wearable and implantable medical devices, and constrained nodes in the blooming notion of Internet of nano-Things.
Keywords :
Galois fields; Internet of Things; application specific integrated circuits; cryptography; multiplying circuits; DB multiplication; GF(2m); Internet of nano-Things; application specific integrated circuit; complexity analysis; cryptographic primitives; dual-basis superserial multipliers; finite-field arithmetic operations; hardware complexity; hardware equivalent estimation; lightweight cryptographic architectures; low-complexity superserial architectures; privacy advantage; secure applications; security advantage; sensitive computations; time equivalent estimation; Complexity theory; Computer architecture; Cryptography; Hardware; Polynomials; Registers; Very large scale integration; Crypto-systems; finite-field multiplication; lightweight cryptographic algorithms; security; superserial;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2013.2291075