DocumentCode :
2624066
Title :
New high-performance majority function based full adders
Author :
Moaiyeri, Mohammad Hossein ; Mirzaee, Reza Faghih ; Navi, Keivan ; Nikoubin, Tooraj
Author_Institution :
Sci. & Res., Azad Univ., Tehran, Iran
fYear :
2009
fDate :
20-21 Oct. 2009
Firstpage :
100
Lastpage :
104
Abstract :
Two new high-performance Full Adders, purely designed with 3-input Majority-not function, are proposed in this paper. The Majority-not function is implemented efficiently by using only capacitors and a static CMOS inverter. This kind of design improves the parameters of the Full Adder cell and leads to high performance, driving capability, a high degree of regularity and simplicity. Five state-of-the-art 1-bit Full Adder cells and the proposed Full Adders are simulated using 0.18 ¿m CMOS technology at three supply voltages. Simulation results demonstrate significant improvement in terms of power consumption and Power-Delay Product (PDP).
Keywords :
CMOS logic circuits; adders; capacitors; logic gates; 3-input majority-not function; CMOS technology; capacitors; high-performance full adders; power consumption and; power-delay product; size 0.18 mum; static CMOS inverter; Adders; Arithmetic; CMOS logic circuits; CMOS technology; Capacitors; Energy consumption; Equations; Inverters; Power system reliability; Voltage; Full Adder cell; High-performance; Low-power; Majority function; Power-Delay product;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Conference, 2009. CSICC 2009. 14th International CSI
Conference_Location :
Tehran
Print_ISBN :
978-1-4244-4261-4
Electronic_ISBN :
978-1-4244-4262-1
Type :
conf
DOI :
10.1109/CSICC.2009.5349351
Filename :
5349351
Link To Document :
بازگشت