Title :
Architecture Exploration for Performance Improvement of SoC Chip Based on AMBA System
Author :
Lee, Kookpyo ; Yoon, Yungsup
Author_Institution :
Inha Univ., Incheon
Abstract :
This paper presents a high-level design methodology applied on an SoC using SystemC. The topic will emphasize on high-level design approach for intensive architecture exploration and verifying cycle accurate SystemC models comparative to real Verilog RTL models. Unlike many high-level designs, we started the project with working Verilog RTL models in hands, which we later compared our SystemC models to real Verilog RTL models. Moreover, we were able to use the on-chip test board performance simulation data to verify our SystemC-based platform. This paper illustrates that in high-level design, we could have the same accuracy as RTL models but achieve over one hundred times faster simulation speed than that of RTL´s. The main topic of the paper will be on architecture exploration in search of performance degradation in source.
Keywords :
electronic engineering computing; hardware description languages; integrated circuit design; system-on-chip; AMBA System; SoC; SystemC; Verilog RTL models; architecture exploration; high-level design approach; on-chip test board performance simulation; Consumer electronics; Degradation; Design methodology; Hardware design languages; Information technology; Operating systems; Production systems; Real time systems; Registers; System-on-a-chip;
Conference_Titel :
Convergence Information Technology, 2007. International Conference on
Conference_Location :
Gyeongju
Print_ISBN :
0-7695-3038-9
DOI :
10.1109/ICCIT.2007.420