Title :
IC laser trimming speed-up through wafer-level spatial correlation modeling
Author :
Xanthopoulos, Constantinos ; Ke Huang ; Poonawala, Abbas ; Nahar, Amit ; Orr, Bob ; Carulli, John M. ; Makris, Yiorgos
Author_Institution :
Dept. of Electr. Eng., Univ. of Texas at Dallas, Richardson, TX, USA
Abstract :
Laser trimming is used extensively to ensure accurate values of on-chip precision resistors in the presence of process variations. Such laser resistor trimming is slow and expensive, typically performed in a closed-loop, where the laser is iteratively fired and some circuit parameter (i.e. current) is monitored until a target condition is satisfied. Toward reducing this cost, we introduce a novel methodology for predicting the laser trim length, thereby eliminating the closed-loop control and speeding up the process. Predictions are obtained from waferlevel spatial correlation models, learned from a sparse sample of die on which traditional trimming is performed. Effectiveness is demonstrated on an actual wafer of laser-trimmed ICs.
Keywords :
integrated circuit modelling; laser materials processing; resistors; IC laser trimming; closed-loop control; laser resistor trimming; on-chip precision resistors; wafer-level spatial correlation modeling; Correlation; Current measurement; Laser beam cutting; Laser modes; Measurement by laser beam; Resistors; Semiconductor device modeling;
Conference_Titel :
Test Conference (ITC), 2014 IEEE International
Conference_Location :
Seattle, WA
DOI :
10.1109/TEST.2014.7035329