DocumentCode :
262845
Title :
FAST-BIST: Faster-than-at-Speed BIST targeting hidden delay defects
Author :
Hellebrand, Sybille ; Indlekofer, Thomas ; Kampmann, Matthias ; Kochte, Michael A. ; Chang Liu ; Wunderlich, Hans-Joachim
Author_Institution :
Univ. of Paderborn, Paderborn, Germany
fYear :
2014
fDate :
20-23 Oct. 2014
Firstpage :
1
Lastpage :
8
Abstract :
Small delay faults may be an indicator of a reliability threat, even if they do not affect the system functionality yet. In recent years, Faster-than-at-Speed-Test (FAST) has become a feasible method to detect faults, which are hidden by the timing slack or by long critical paths in the combinational logic. FAST poses severe challenges to the automatic test equipment with respect to timing, performance, and resolution. In this paper, it is shown how logic built-in self-test (BIST) or embedded deterministic test can be used for an efficient FAST application. Running BIST just at a higher frequency is not an option, as outputs of long paths will receive undefined values due to set time violations and destroy the content of the signature registers. Instead, for a given test pattern sequence, faults are classified according to the optimal detection frequency. For each class, a MISR-based compaction scheme is adapted, such that the critical bits to be observed can be determined by algebraic computations. Experiments show that rather a small number of inter-mediate signatures have to be evaluated to observe a large fraction of hidden delay faults testable by the given test sequence.
Keywords :
automatic test equipment; automatic test pattern generation; built-in self test; circuit reliability; combinational circuits; logic testing; FAST-BIST; MISR-based compaction scheme; algebraic computations; automatic test equipment; combinational logic; embedded deterministic test; faster-than-at-speed BIST; hidden delay defects; inter-mediate signatures; logic built-in self-test; long critical paths; optimal detection frequency; reliability threat; signature registers; small delay faults; test pattern sequence; timing slack; Built-in self-test; Circuit faults; Clocks; Compaction; Delays; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2014 IEEE International
Conference_Location :
Seattle, WA
Type :
conf
DOI :
10.1109/TEST.2014.7035360
Filename :
7035360
Link To Document :
بازگشت