DocumentCode :
2630074
Title :
Hardware simulation with software modeling for enhanced architecture performance analysis
Author :
Kadrovach, B.A. ; Read, B.C., III ; Young, E. C D ; Concha, L.M. ; Jarusewic, P., Jr. ; Pedersen, K. ; Bawcom, D.
Author_Institution :
Res. Lab., Wright-Patterson AFB, OH, USA
fYear :
1998
fDate :
13-17 Jul 1998
Firstpage :
454
Lastpage :
461
Abstract :
Complex simulation-based design efforts suffer from lengthy simulations. It becomes difficult to develop and debug hardware models when the turn around time between development and test results are measured in terms of days or even weeks. A significant lag between development and architecture performance test results cast severely hamper the design effort. A strategy for accurate rapid modeling of a complex digital design is presented The precision of a cycle accurate hardware description language (HDL) model was combined with the speed of software modeling to provide rapid system performance evaluation. The hardware model was used to generate timing information and resource requirements from a limited data set. These results were back annotated into the existing algorithm written in a high-level programming language, in order to generate realistic, full system, performance parameters and thus quickly assess the satisfaction of performance constraints by the chosen architecture
Keywords :
computer architecture; digital simulation; electronic design automation; hardware description languages; hardware-software codesign; military computing; performance evaluation; Xpatch; architecture performance test; beizer control; bicubic patches; complex simulation-based design; digital design; enhanced architecture performance analysis; hardware description language model; hardware models; hardware simulation; high-level programming language; performance constraints; performance parameters; software modeling; Analytical models; Computer architecture; Field programmable gate arrays; Hardware design languages; Laboratories; Performance analysis; Ray tracing; Software algorithms; Software performance; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference, 1998. NAECON 1998. Proceedings of the IEEE 1998 National
Conference_Location :
Dayton, OH
ISSN :
0547-3578
Print_ISBN :
0-7803-4449-9
Type :
conf
DOI :
10.1109/NAECON.1998.710155
Filename :
710155
Link To Document :
بازگشت