DocumentCode :
263161
Title :
Top-down design flow for application specific printed electronics circuits (ASPECs)
Author :
Llamas, Manuel ; Mashayekhi, Mohammad ; Carrabina, Jordi ; Pallares, Jofre ; Vila, Francesc ; Teres, Lluis
Author_Institution :
CAIAC Group, Univ. Autonoma de Barcelona, Bellaterra, Spain
fYear :
2014
fDate :
26-28 Nov. 2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents a top-down approach for the design process of digital Application Specific Printed Electronics (PE) Circuits (ASPECs); from functionality specification at circuit level (i.e. HDL), through the optimization of combinational circuitry (represented by their logical equations), according to the PMOS-based technology that will be used to build a set of Standard Cells (SC) or use a predesign Inkjet Gate Array (IGA), down to the Place and Route to get the final circuit layout. This process will use the technology coming from the Centre for Process Innovation (CPI). This methodology maps the existing ASIC one by updating design styles and cost functions. Thus, it is portable to different Printed Electronics processes, using state-of-the-art logic synthesis EDA/software tools being the main optimization goal the transistor count. Main reason is that printed electronics technologies show low density and not such high yield compared to traditional Silicon-based microelectronics. To illustrate this methodology, we use the design and implementation of the TicTacToe game to be implemented together with flexible textile pressure sensor and lighting.
Keywords :
MOS integrated circuits; application specific integrated circuits; combinational circuits; integrated circuit design; optimisation; printed circuit design; printed circuits; ASIC; ASPEC; CPI; Centre for Process Innovation; HDL; IGA; PMOS-based technology; SC; TicTacToe game; combinational circuitry; digital application specific printed electronics circuit; flexible textile pressure sensor; inkjet gate array; lighting; logic synthesis EDA-software tool; logical equation; optimization; silicon-based microelectronics; standard cell; top-down design flow; transistor count; Layout; Logic gates; Optimization; Organic thin film transistors; Standards; ASIC; ASPEC; EDA; Inkjet Gate Array; Printed Electronics; Standard Cells; digital circuits; logic synthesis; optimization; technology mapping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design of Circuits and Integrated Circuits (DCIS), 2014 Conference on
Conference_Location :
Madrid
Type :
conf
DOI :
10.1109/DCIS.2014.7035528
Filename :
7035528
Link To Document :
بازگشت