• DocumentCode
    2631621
  • Title

    A technique for generating efficient simulators

  • Author

    Bakowski, Przemyslaw ; Dubois, Jean-Luc ; Pawlak, Adam

  • Author_Institution
    IRESTE, Nantes Univ., France
  • fYear
    1991
  • fDate
    14-16 Oct 1991
  • Firstpage
    105
  • Lastpage
    108
  • Abstract
    A methodology is presented aimed at reducing the size of generated simulators and at increasing their simulation speed. This technique consists in abstracting the functionality of an architecture´s control part into a data table and mapping it onto the main memory of a host computer. The Lille University simulator called LIDO was used as a testbed for experiments. Some decision making capabilities of the generator based on static analysis of characteristics of an architecture and empirically refined are presented. Results of comparative tests with a VHDL simulator are discussed
  • Keywords
    circuit analysis computing; program processors; LIDO; Lille University simulator; VHDL simulator; data table; functionality; initial control path specification; simulation speed; static analysis; Analytical models; Computational modeling; Computer architecture; Computer simulation; Decision making; Graphics; Hardware; Reduced instruction set computing; Size control; Testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Design: VLSI in Computers and Processors, 1991. ICCD '91. Proceedings, 1991 IEEE International Conference on
  • Conference_Location
    Cambridge, MA
  • Print_ISBN
    0-8186-2270-9
  • Type

    conf

  • DOI
    10.1109/ICCD.1991.139855
  • Filename
    139855